A Digital Modulation Method for Dead-Time Compensation and Capacitor Voltage Balance in Diode Clamped Three-Level Inverter
Ning Jichao1, Ben Hongqi1, Wang Xuesong2, Meng Tao3
1. School of Electrical Engineering and Automation Harbin Institute of Technology Harbin 150001 China; 2. State Grid Harbin Power Supply Company Harbin 150000 China; 3. School of Mechanical and Electrical Engineering Heilongjiang University Harbin 150080 China
Abstract:With the development of wide bandgap semiconductor devices, high power density can be achieved by high switching frequencies combined with diode-clamped three-level inverters (DCTLI) and wide bandgap semiconductor devices like gallium nitride (GaN) and silicon carbide (SiC). However, problems that are well solved at low switching frequencies may be difficult to solve at high switching frequencies. In DCTLI, there are two main problems: the influence of dead time and the capacitor voltage balance. Dead time introduces harmonics into the output waveform, degrading the output waveform quality. Unbalanced capacitor voltages reduce converter reliability and even damage transistors. In addition, delay mismatches associated with dead time affect capacitor voltage balance. However, limited by computing power requirements, existing methods are challenging to achieve good results at high switching frequencies, and the additional sensors required are not conducive to realizing high power density. Therefore, the effects of dead time on the output waveform and capacitor voltage balance are analyzed. Then, a digital modulation method without additional sensors is proposed for high switching frequencies. The resistor divider network introduces the output voltage information of the bridge. The driving signal is generated by making the count value of the output voltage of the bridge equal to the reference signal. Accordingly, the average value of the inverter bridge output waveform is forced to track the reference signal, so dead time effects are compensated directly in the modulator section. The capacitor voltage balance state is collected through the resistor voltage dividing network, and the balance state is accumulated through the counter. As a result, the modulator obtains the degree of capacitor voltage imbalance and modifies the reference signal to balance the capacitor voltage. In addition, the effects of the quantization and sampling, the propagation delay of the digital isolator, and the finite sampling clock on the proposed method are analyzed. It is shown that these factors have little impact on the proposed method. Design criteria for the capacitor voltage balancing frequency division coefficient M are given based on trade-off considerations for capacitor voltage balancing speed and steady-state ripple. Finally, the proposed method is compared with traditional dead time compensation and capacitor voltage balancing methods through simulations. The advantages and disadvantages of the proposed methods are summarized. The effectiveness of the proposed method is verified under different loads (resistive load, resistive step load, capacitive load, inductive load, and rectifier load) and different conditions (switching frequency, modulation ratio, dead-time delay mismatch, and dead time). Simulation and experiments show that the proposed method can effectively suppress the impact of dead time and maintain capacitor voltage balance, which is effective at high switching frequencies.
宁继超, 贲洪奇, 王雪松, 孟涛. 带有死区时间补偿及电容电压平衡功能的二极管钳位型三电平逆变器数字调制方法[J]. 电工技术学报, 2024, 39(20): 6444-6461.
Ning Jichao, Ben Hongqi, Wang Xuesong, Meng Tao. A Digital Modulation Method for Dead-Time Compensation and Capacitor Voltage Balance in Diode Clamped Three-Level Inverter. Transactions of China Electrotechnical Society, 2024, 39(20): 6444-6461.
[1] Khan M N H, Forouzesh M, Siwakoti Y P, et al. Transformerless inverter topologies for single-phase photovoltaic systems: a comparative review[J]. IEEE Journal of Emerging and Selected Topics in Power Electronics, 2020, 8(1): 805-835. [2] 王金平, 刘斌, 董浩, 等. 中点钳位型三电平逆变器基于调制波分解的调制策略[J]. 电工技术学报, 2023, 38(12): 3221-3233. Wang Jinping, Liu Bin, Dong Hao, et al.A modulation strategy based on modulation wave decomposition for neutral point clamped three-level inverter[J]. Transactions of China Electrotechnical Society, 2023, 38(12): 3221-3233. [3] 许水清, 黄文展, 何怡刚, 等. 基于自适应滑模观测器的中点钳位型三电平并网逆变器开路故障诊断[J]. 电工技术学报, 2023, 38(4): 1010-1022. Xu Shuiqing, Huang Wenzhan, He Yigang, et al.Open-circuit fault diagnosis method of neutral point clamped three-level grid-connected inverter based on adaptive sliding mode observer[J]. Transactions of China Electrotechnical Society, 2023, 38(4): 1010-1022. [4] 卫炜, 高瞻, 赵牧天, 等. 基于切换调制波的三电平有源中点钳位逆变器优化容错技术研究[J]. 电工技术学报, 2022, 37(15): 3818-3833. Wei Wei, Gao Zhan, Zhao Mutian, et al.Research on optimal fault-tolerant technique for three-level active- neutral-point-clamped inverter based on switching modulation wave[J]. Transactions of China Electro- technical Society, 2022, 37(15): 3818-3833. [5] Zhang Li, Lou Xiutao, Li Chushan, et al.Evaluation of different Si/SiC hybrid three-level active NPC inverters for high power density[J]. IEEE Transa- ctions on Power Electronics, 2020, 35(8): 8224-8236. [6] 陈杰, 章新颖, 闫震宇, 等. 基于虚拟阻抗的逆变器死区补偿及谐波电流抑制分析[J]. 电工技术学报, 2021, 36(8): 1671-1680. Chen Jie, Zhang Xinying, Yan Zhenyu, et al.Dead- time effect and background grid-voltage harmonic suppression methods for inverters with virtual impedance control[J]. Transactions of China Elec- trotechnical Society, 2021, 36(8): 1671-1680. [7] Jeong S G, Park M H.The analysis and compensation of dead-time effects in PWM inverters[J]. IEEE Transactions on Industrial Electronics, 1991, 38(2): 108-114. [8] 倪瑞政, 李庭, 陈杰, 等. 一种脉冲式死区补偿方法的研究[J]. 电工技术学报, 2019, 34(增刊2): 553-559. Ni Ruizheng, Li Ting, Chen Jie, et al.Research on a pulse dead zone compensation method[J]. Transa- ctions of China Electrotechnical Society, 2019, 34(S2): 553-559. [9] Li Baojin, Xu Jinbang, Ye Jie, et al.A new model- based dead-time compensation strategy for cascaded H-bridge converters[J]. IEEE Transactions on Indu- strial Electronics, 2023, 70(4): 3793-3802. [10] Diao Naizhe, Sun Xianrui, Song Chonghui, et al.A multimodulation times SVPWM for dead-time effect elimination in three-level neutral point clamped converters[J]. IEEE Transactions on Industrial Elec- tronics, 2021, 68(7): 5476-5485. [11] 赵牧天, 葛琼璇, 张波, 等. 高速磁悬浮牵引系统大功率三电平整流器特定谐波消除脉宽调制策略[J]. 电工技术学报, 2022, 37(16): 4180-4192. Zhao Mutian, Ge Qiongxuan, Zhang Bo, et al.Selective harmonic elimination pulse width modu- lation for high power three-level rectifier of high- speed maglev traction system[J]. Transactions of China Electrotechnical Society, 2022, 37(16): 4180-4192. [12] Yan Qingzeng, Yuan Xinbo.A double-modulation- wave PWM for dead-time-effect elimination and synchronous rectification in SiC-device-based high- switching-frequency converters[J]. IEEE Transactions on Power Electronics, 2020, 35(12): 13500-13513. [13] Yuan Jiaxin, Zhao Zhen, Chen Baichao, et al.An immune-algorithm-based dead-time elimination PWM control strategy in a single-phase inverter[J]. IEEE Transactions on Power Electronics, 2015, 30(7): 3964-3975. [14] Yang Yongheng, Zhou Keliang, Wang Huai, et al.Harmonics mitigation of dead time effects in PWM converters using a repetitive controller[C]//2015 IEEE Applied Power Electronics Conference and Expo- sition (APEC), Charlotte, NC, USA, 2015: 1479-1486. [15] 周世超, 刘侃, 丁荣军, 等. 基于谐波分离的逆变器非线性因素直接提取和补偿方法[J]. 中国电机工程学报, 2021, 41(22): 7763-7772. Zhou Shichao, Liu Kan, Ding Rongjun, et al.Direct extraction and compensation of inverter nonlinearity based on harmonic separation[J]. Proceedings of the CSEE, 2021, 41(22): 7763-7772. [16] Chen Lihua, Peng Fangzheng.Dead-time elimination for voltage source inverters[J]. IEEE Transactions on Power Electronics, 2008, 23(2): 574-580. [17] Yan Qingzeng, Xiao Langtao, Yuan Xinbo, et al.A double-modulation-wave PWM with reduced depen- dency on current polarities for dead-time-effect elimination in three-level T-type converters[J]. IEEE Transactions on Power Electronics, 2021, 36(7): 8413-8427. [18] Ali Khan A, Ali Khan U, Ahmed H F, et al.Improved NPC inverters without short-circuit and dead-time issues[J]. IEEE Transactions on Power Electronics, 2022, 37(2): 2180-2190. [19] Ye Jie, Huang Yukai, Huang Songtao, et al.An accurate dead time compensation method for SPWM voltage source inverters[J]. IEEE Transactions on Power Electronics, 2023, 38(4): 4894-4908. [20] 董志强, 王琛琛, 周明磊, 等. 基于SHEPWM的三电平三相逆变器中点电位主动平衡控制策略[J]. 电工技术学报, 2024, 39(4): 1147-1158. Dong Zhiqiang, Wang Chenchen, Zhou Minglei, et al.Active NP voltage balance control strategy for three-level three phase inverter under SHEPWM[J]. Transactions of China Electrotechnical Society, 2024, 39(4): 1147-1158. [21] du Toit Mouton H. Natural balancing of three-level neutral-point-clamped PWM inverters[J]. IEEE Transactions on Industrial Electronics, 2002, 49(5): 1017-1025. [22] 陈仲, 许亚明, 那显龙. 基于中点电流的三电平NPC逆变器电容电压均衡控制分析[J]. 中国电机工程学报, 2016, 36(19): 5308-5317, 5413. Chen Zhong, Xu Yaming, Na Xianlong.Analysis of a new voltage balance method for three-level NPC inverters based on neutral-point current[J]. Pro- ceedings of the CSEE, 2016, 36(19): 5308-5317, 5413. [23] Wang Zhiqiang, Cui Fuyao, Zhang Guozheng, et al.Novel carrier-based PWM strategy with zero- sequence voltage injected for three-level NPC inverter[J]. IEEE Journal of Emerging and Selected Topics in Power Electronics, 2016, 4(4): 1442-1451. [24] Zhu Jianxin, Wu Hongfei, Cao Li, et al.Modified CBPWM-controlled semi-two-stage AC-DC converter for low-frequency pulsed load[J]. IEEE Transactions on Transportation Electrification, 2023, 9(1): 1470-1482. [25] 周冠卿, 张国荣, 解润生, 等. 改进的三电平逆变器变虚拟空间矢量调制策略[J]. 电力系统自动化, 2023, 47(1): 172-182. Zhou Guanqing, Zhang Guorong, Xie Runsheng, et al.Improved variable virtual-space-vector modulation strategy for three-level inverter[J]. Automation of Electric Power Systems, 2023, 47(1): 172-182. [26] Zorig A, Barkat S, Sangwongwanich A.Neutral point voltage balancing control based on adjusting application times of redundant vectors for three-level NPC inverter[J]. IEEE Journal of Emerging and Selected Topics in Power Electronics, 2022, 10(5): 5604-5613. [27] Lee J S, Yoo S, Lee K B.Novel discontinuous PWM method of a three-level inverter for neutral-point voltage ripple reduction[J]. IEEE Transactions on Industrial Electronics, 2016, 63(6): 3344-3354. [28] 孙青松, 吴学智, 唐芬. 考虑中点电位平衡的三电平逆变器断续脉宽调制策略研究[J]. 中国电机工程学报, 2017, 37(增刊1): 177-185. Sun Qingsong, Wu Xuezhi, Tang Fen.Three-level inverter discontinuous pulse-width modulation strategy considering neutral point potential balance[J]. Proceedings of the CSEE, 2017, 37(S1): 177-185. [29] Shukla A, Ghosh A, Joshi A.Flying-capacitor-based chopper circuit for DC capacitor voltage balancing in diode-clamped multilevel inverter[J]. IEEE Transa- ctions on Industrial Electronics, 2010, 57(7): 2249-2261. [30] Hasegawa K, Akagi H.A new DC-voltage-balancing circuit including a single coupled inductor for a five-level diode-clamped PWM inverter[J]. IEEE Transactions on Industry Applications, 2011, 47(2): 841-852. [31] Wodajo E T, Elbuluk M E, Choi S, et al.Three parts modulation and hybrid DC capacitor voltage balancing for a single-phase two-leg five-level NPC inverter[J]. IEEE Transactions on Industrial Elec- tronics, 2023, 70(7): 6765-6775. [32] Tan Guojun, Deng Qingwei, Liu Zhan.An optimized SVPWM strategy for five-level active NPC (5L- ANPC) converter[J]. IEEE Transactions on Power Electronics, 2013, 29(1): 386-395. [33] Chen Fa, Qiao Wei, Wang Hongmei, et al.A simple zero-sequence voltage injection method for carrier- based pulsewidth modulation of the three-level NPC inverter[J]. IEEE Journal of Emerging and Selected Topics in Power Electronics, 2021, 9(4): 4687-4699.